DocumentCode :
1633199
Title :
Patternable low-кmaterial for “greener” semiconductor manufacturing
Author :
Lin, Qinghuang ; Chen, S.T. ; Nelson, A. ; Brock, P. ; Cohen, S. ; Davis, B. ; Fuller, N. ; Gambino, J. ; Kaplan, R. ; Kwong, R. ; Liniger, E. ; Neumayer, D. ; Patel, J. ; Shobha, H. ; Sooriyakumaran, R. ; Purushothaman, S. ; Spooner, T. ; Miller, R. ; Al
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
2010
Firstpage :
975
Lastpage :
978
Abstract :
Increasing complexity and manufacturing costs, along with the fundamental limits of planar CMOS devices, threaten to slow down the historical pace of progress in the semiconductor industry. We report herein an efficient, low-cost, "greener" way to fabricate dual-damascene copper (Cu) on-chip interconnect or Back-End-Of-the-Line (BEOL) structures using a novel multifunctional on-chip insulator, called a patternable low dielectric constant (low-κ) dielectric material. We have developed a patternable low-κ material that is compatible with 248 nm optical lithography and possesses electrical and mechanical properties similar to those of a conventional plasma enhanced chemical vapor deposition (PE CVD) deposited low-κ material. This κ=2.7 patternable low-κ material is based on the industry standard SiCOH-based material platform. We have also successfully demonstrated singleand dual-damascene integration of this novel patternable low-κ dielectric material into advanced Cu BEOL. Furthermore, we have demonstrated multi-level integration of this patternable low-κ material at 45 nm node Cu BEOL fatwire levels with very high electrical yields using the current BEOL manufacturing infrastructure. Therefore, the patternable low-κ material concept is a promising technology for highly efficient, low-cost and "greener" semiconductor manufacturing.
Keywords :
environmental factors; photolithography; semiconductor device manufacture; semiconductor industry; BEOL manufacturing infrastructure; BEOL structure; Cu; back-end-of-the-line structure; dual-damascene copper; dual-damascene integration; greener semiconductor manufacturing; manufacturing cost; multi-level integration; multifunctional on-chip insulator; on-chip interconnect; optical lithography; patternable low dielectric constant dielectric material; planar CMOS device; plasma enhanced chemical vapor deposition; semiconductor industry; size 248 nm; size 45 nm; Complexity theory; Copper; Dielectric materials; Manufacturing; Resists; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667506
Filename :
5667506
Link To Document :
بازگشت