Title :
Improving the robustness of a switch box in a mesh of clusters FPGA
Author :
Ben Dhia, Arwa ; Slimani, Mariem ; Naviner, L.
Author_Institution :
Inst. Telecom, Telecom-ParisTech, Paris, France
Abstract :
As CMOS feature sizes are shrinking, manufacturing defects are becoming a growing concern in micro and nanoelectronics. This work deals with defect tolerance in FPGAs that are surely affected by technology downscaling. In this paper, we are interested in enhancing the defect tolerance of a switch box in a mesh of clusters FPGA, while trying to reduce the hardening cost. First, we had to spot, among the switch box multiplexers, the most eligible one to be hardened. Then, we built different possible architectures for the latter by assembling different standard cells from a 65nm industrial library. These architectures were studied under single defect injection by a tool that models several possible defects for a given design according to its extracted netlist. Eventually, the most robust architecture was picked.
Keywords :
assembling; cost reduction; field programmable gate arrays; logic design; multiplexing equipment; switches; CMOS feature shrinking size; assembling; cluster FPGA mesh; defect tolerance enhancement; downscaling technology; hardening cost reduction; industrial library; microelectronics; nanoelectronics; size 65 nm; switch box multiplexer; Circuit faults; Computer architecture; Field programmable gate arrays; Integrated circuit reliability; Multiplexing; Switches; Mesh of clusters FPGA; defect tolerance; layout; parasitic extraction; reliability; selective hardening; switch box;
Conference_Titel :
Test Workshop - LATW, 2014 15th Latin American
Conference_Location :
Fortaleza
DOI :
10.1109/LATW.2014.6841901