Title :
On reliability enhancement using adaptive core voltage scaling and variations on nanoscale FPGAs
Author :
Pfeifer, P. ; Pliva, Z. ; Weckx, Pieter ; Kaczer, Ben
Author_Institution :
FM ITE, Tech. Univ. of Liberec, Liberec, Czech Republic
Abstract :
Rapidly growing portfolio of new technologies in design and manufacturing of advanced integrated circuits allow higher integration of complex structures in ultra-high nano-scale densities. However, the real new devices are sensitive subjects to unacceptable effects of changes of the internal nanostructures. Changes in parameters due to process variations or device aging along the working or its life-time can result in significant in large timing variations or critical BTI-inducted delays and may affect the final design quality and dependability, may result in delay faults, up to the device or equipment malfunction or failure. Also power supply voltage or temperature variations do typically result in significant changes of timing parameters. The presented and tested circuit, method and approach allows extremely simple control of the core voltage during critical operations or during the device lifetime. This paper include also key results of measurement of selected low-power programmable device manufactured using 28 nm low-power TSMC process, a brief comparison to the previous 45 nm LP technology node, as well as a short prediction to the next 22 nm technology node. The presented approach, data and results can also be used in design of various dependable systems.
Keywords :
failure analysis; field programmable gate arrays; integrated circuit reliability; integrated circuit testing; low-power electronics; nanoelectronics; negative bias temperature instability; semiconductor device reliability; timing; TSMC process; adaptive core voltage scaling; advanced integrated circuit; complex structure integration; critical BTI inducted delay; delay fault; dependability; design quality; device aging; device lifetime; equipment failure; equipment malfunction; low-power programmable device; nanoscale FPGA; nanoscale density; nanostructure; power supply voltage variation; process variations; reliability enhancement; size 28 nm; temperature variation; timing parameter; timing variation; Aging; Delays; Field programmable gate arrays; Nanostructures; Performance evaluation; Reliability; Voltage measurement; BTI; FPGA; ageing; core voltage; delay fault; dependable systems; nanoscale devices; reliability;
Conference_Titel :
Test Workshop - LATW, 2014 15th Latin American
Conference_Location :
Fortaleza
DOI :
10.1109/LATW.2014.6841917