Title :
A novel low-power adiabatic SRAM with an energy-efficient line driver
Author :
Hu, Jianping ; Zhang, Weiqiang ; Xia, Yinshui
Author_Institution :
Fac. of Inf. Sci. & Technol., Ningbo Univ., China
Abstract :
A novel 64×64 bit adiabatic SRAM is designed using 0.25 μm CMOS technology. An adiabatic line driver, which does not have non-adiabatic loss on output loads through using feedback control from the next-stage buffer, is used to recover the charge of the large switching capacitance on the bit-lines and word-lines in a fully adiabatic manner. The power consumption of the proposed SRAM is significantly reduced because the energy transferred to the large capacitance buses is mostly recovered. The energy and functional simulations are performed using the net-list extracted from the layout. HSPICE simulation results indicate energy savings of 75% to 85%, as compared to the conventional CMOS implementation, for clock rates ranging from 25 to 200 MHz.
Keywords :
CMOS memory circuits; SRAM chips; capacitance; driver circuits; energy conservation; feedback; integrated circuit design; power consumption; 0.25 micron; 25 to 200 MHz; 4096 bit; CMOS technology; energy-efficient line driver; feedback control; low-power adiabatic SRAM design; next-stage buffer; power consumption; switching capacitance; CMOS technology; Capacitance; Clocks; Driver circuits; Energy consumption; Energy efficiency; Energy loss; Feedback control; Power dissipation; Random access memory;
Conference_Titel :
Communications, Circuits and Systems, 2004. ICCCAS 2004. 2004 International Conference on
Print_ISBN :
0-7803-8647-7
DOI :
10.1109/ICCCAS.2004.1346379