DocumentCode :
1634406
Title :
A memory-saved and polynomial-based timing simulator for all-digital receivers
Author :
Xiong, Jian ; Qin, Lei ; Qiao, Yantao ; Sun, Jun
Author_Institution :
Sch. of Electron. & Electron. Eng., Shanghai Jiao Tong Univ., China
Volume :
2
fYear :
2004
Firstpage :
1161
Abstract :
Generally, the VCXO used in timing recovery is an analog device, so it is difficult to simulate the sampling error and to integrate the timing blocks with the system simulation. This paper presents a memory-saved and polynomial-based timing simulator for all-digital receivers. The Farrow structure is adopted in the simulator. The structure of the simulator is easy to carry out in time sequence simulation; furthermore, the simulator can be implemented in hardware. And it can be applied to all kinds of all-digital receivers. It is very convenient to test the interaction between timing algorithm and the other blocks, such as carrier recovery, equalizer and channel decoder etc.
Keywords :
circuit simulation; digital circuits; digital radio; digital simulation; interpolation; radio receivers; synchronisation; Farrow structure; VCXO; all-digital receivers; memory-saved simulator; polynomial-based timing simulator; time sequence simulation; timing recovery; Delay; Digital simulation; Frequency; Hardware; Oscillators; Polynomials; Sampling methods; Signal sampling; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2004. ICCCAS 2004. 2004 International Conference on
Print_ISBN :
0-7803-8647-7
Type :
conf
DOI :
10.1109/ICCCAS.2004.1346381
Filename :
1346381
Link To Document :
بازگشت