Title :
Semiconductor manufacturing: future process challenges
Author :
Bakeman, Paul E., Jr.
Author_Institution :
Bakeman Technol., South Burlington, VT, USA
Abstract :
Summary form only given. Current advanced generation semiconductor integrated circuits incorporate photolithographic features of 0.5 microns and contain up to five separate wiring levels. This presentation will concentrate on new process technology requirements which must be achieved to advance technology to smaller devices, higher density, lower power consumption, and higher operating speed. Operating voltages are anticipated to decrease from 3.3 volts to 0.5 to 1.0 volts by the end of the century-primarily driven by the need to reduce power dissipation as more and faster circuits are incorporated onto each chip. Some of the changes will involve improving substrate crystalline defect and chemical contamination levels, reducing etch dimension variation due to spacial variations in the process equipment and the patterns being etched, adoption of chemical mechanical polish techniques to provide planar surfaces for use with 0.25 micron lithography patterns, and ultra clean clustered process equipment to permit lower cost manufacturing techniques to be realized
Keywords :
technological forecasting; 0.25 micron; 0.5 micron; 0.5 to 1.0 V; chemical contamination; chemical mechanical polishing; etching; integrated circuits; photolithography; planar surfaces; power consumption; process technology; semiconductor manufacturing; substrate crystalline defects; ultra clean clustered process equipment; wiring; Chemical processes; Energy consumption; Etching; Integrated circuit technology; Manufacturing processes; Power dissipation; Semiconductor device manufacture; Substrates; Voltage; Wiring;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop. 1994 IEEE/SEMI
Conference_Location :
Cambridge, MA
Print_ISBN :
0-7803-2053-0
DOI :
10.1109/ASMC.1994.588164