DocumentCode :
1635246
Title :
A practical high-speed image processor for automated visual inspection system
Author :
Hattori, Tetsuo ; NAKADA, Makoto
Author_Institution :
Inf. & Comput. Sci. Lab., Kagawa Univ., Takamatsu, Japan
fYear :
1990
Firstpage :
570
Abstract :
A practical architecture of a image processor for high-speed automated visual inspection (AVIS) is proposed. Some of the fundamental functions are enhanced to make the most of the architecture, which aims at the solution of the tradeoff problem between high-speed processing capability and flexibility to cope with various requirement specifications of AVIS. The architecture is based on a raster-scanning pipeline processing hardware module which utilizes look-up tables (LUTs) for the image processing and the control of feature extraction. It is composed of two loops of data processing flow: one is for usual image processing, while the other is for transmission of the LUT data and extracted features data. Since the architecture makes the data go through each other´s bus, it can process the extracted feature data as equivalently as image data and can also use the processed image and feature data as LUT data
Keywords :
automatic optical inspection; computer vision; computerised pattern recognition; parallel architectures; pipeline processing; table lookup; automated visual inspection system; computer vision; computerised pattern recognition; feature extraction; image processor; look-up tables; parallel architectures; raster-scanning pipeline processing; Computer architecture; Computer science; Computer science education; Data mining; Feature extraction; Hardware; Image processing; Inspection; Laboratories; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics Society, 1990. IECON '90., 16th Annual Conference of IEEE
Conference_Location :
Pacific Grove, CA
Print_ISBN :
0-87942-600-4
Type :
conf
DOI :
10.1109/IECON.1990.149204
Filename :
149204
Link To Document :
بازگشت