Title :
A 3–10 GHz ultra wideband 130 nm CMOS low noise amplifier
Author :
Pajkanovic, A. ; Videnovic-Misic, M.
Author_Institution :
Fac. of Tech. Sci., Univ. of Novi Sad, Novi Sad, Serbia
Abstract :
An ultra wideband (UWB) low nose amplifier (LNA) is presented in this paper. It is designed to operate in the complete range (3-10 GHz) as defined by the US Federal Communications Commission (FCC) using the 130 nm CMOS technology process. The main goals of the design are low noise, high linearity and low variance of the gain over the operating frequency range. To achieve this, the two stage topology is used that yields the following results: input reffered intercept point (IIP3) of up to 2.30 dBm and forward gain (S21) of 14.73 dB with the variation of ±1.15 dB over the mentioned range. Maximum noise factor (NF) is less than 4 dB and the input return loss (S11) is less than -10 dB. The power dissipation is 32.50 mW for the supply voltage of 1.20 V. The process, voltage and temperature (PVT) variations are analysed and the results are discussed in the paper. The results given are obtained through the schematic level simulations using Spectre Simulator from Cadence Design System.
Keywords :
CMOS integrated circuits; low noise amplifiers; microwave amplifiers; network topology; ultra wideband technology; CMOS low noise amplifier; CMOS technology process; Cadence Design System; PVT variations; Spectre Simulator; UWB LNA; UWB low nose amplifier; frequency 3 GHz to 10 GHz; gain 14.73 dB; input reffered intercept point; input return loss; maximum noise factor; power 32.50 mW; power dissipation; process, voltage and temperature variations; size 130 nm; stage topology; voltage 1.20 V; Bandwidth; Gain; Impedance matching; Linearity; Noise; Topology; Transistors;
Conference_Titel :
Microelectronics Proceedings - MIEL 2014, 2014 29th International Conference on
Conference_Location :
Belgrade
Print_ISBN :
978-1-4799-5295-3
DOI :
10.1109/MIEL.2014.6842165