DocumentCode :
1638412
Title :
VLSI processor for reliable stereo matching based on window-parallel logic-in-memory architecture
Author :
Hariyama, Masanori ; Kameyama, Michitaka
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2004
Firstpage :
166
Lastpage :
169
Abstract :
This paper presents a VLSI processor for reliable stereo matching to establish correspondence between images by selecting a desirable window size for sum of absolute differences(SAD) computation. In SAD computation, a degree of parallelism between pixels in a window changes depending on its window size, while a degree of parallelism between windows is predetermined by the input-image size. Based on this consideration, a window-parallel and pixel-serial architecture is also proposed to achieve 100% utilization of processing elements. Not only 100% utilization but also a simple interconnection network between memory modules and processing elements makes the VLSI processor much superior to the pixel-parallel-architecture-based VLSI processors.
Keywords :
VLSI; integrated circuit reliability; stereo image processing; VLSI processor; desirable window size; input-image size; parallelism; reliable stereo matching; sum of absolute differences computation; window-parallel logic-in-memory architecture; Computer architecture; Concurrent computing; Electronic mail; Intelligent robots; Intelligent systems; Layout; Multiprocessor interconnection networks; Parallel processing; Pixel; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
Type :
conf
DOI :
10.1109/VLSIC.2004.1346545
Filename :
1346545
Link To Document :
بازگشت