DocumentCode :
163843
Title :
The 2-phase on-demand delayed clock generator circuit
Author :
Poriazis, S.
Author_Institution :
R&D Dept., Phasetronic Labs., Greece
fYear :
2014
fDate :
12-14 May 2014
Firstpage :
393
Lastpage :
396
Abstract :
The phased clock signals are useful to synchronize the individual modules within a multiphase digital system and satisfy the complexity of their clock timing requirement. The capability of the on-demand adjustment of the phased clocking pattern can be embedded to the circuit that generates the associated clocks by shifting in time their active clock edges. A delay insertion technique is presented that can implement this adjustment capability. The designed two-phase circuit, targeting an FPGA device, generates the phased clock signals and has control inputs that define the timing and the positioning of delays. These clocks can directly drive the idle system modules to reduce their power consumption during the specified delay periods.
Keywords :
clocks; delay circuits; field programmable gate arrays; 2-phase on-demand delayed circuit; FPGA device; active clock; clock generator circuit; clock timing requirement; delay insertion technique; delay positioning; delay timing; multiphase digital system; phased clock signals; phased clocking pattern; power consumption; two-phase circuit; Clocks; Delays; Generators; Logic gates; Power demand; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics Proceedings - MIEL 2014, 2014 29th International Conference on
Conference_Location :
Belgrade
Print_ISBN :
978-1-4799-5295-3
Type :
conf
DOI :
10.1109/MIEL.2014.6842173
Filename :
6842173
Link To Document :
بازگشت