Title :
Analysis and design of transceiver circuit and inductor layout for inductive inter-chip wireless superconnect
Author :
Miura, Noriyuki ; Mizoguchi, Daisuke ; Yusof, Yusmeeraz Binti ; Sakurai, Takayasu ; Kuroda, Tadahiro
Author_Institution :
Dept. of Electron. & Electr. Eng., Keio Univ., Yokohama, Japan
Abstract :
A wireless bus for stacked chips was developed by utilizing inductive coupling among them. This paper discusses inductor layout optimization and transceiver circuit design. The inductive coupling is analyzed by an equivalent circuit model, parameters of which are extracted by a magnetic field model based on the Biot-Savart law. Given communications distance, transmit power, and SNR budget, inductor layout size is minimized. Two receiver circuits, signal sensitive and yet noise immune, are designed for inductive Non-Return-to-Zero (NRZ) signaling where no signal is transmitted when data remains the same. A test chip was fabricated in 0.35 μm CMOS. Accuracy of the models is verified. Bit error rate is investigated for various inductor layouts and communications distance. The maximum data rate is 1.25Gb/s/channel. Power dissipation is 43mW in the transmitter and 2.6mW in the receiver at 3.3V. If chip thickness is reduced to 30 μm in 90nm device generation, power dissipation will be 1mW/channel or bandwidth will be 1Tb/s/mm2.
Keywords :
CMOS integrated circuits; circuit optimisation; inductors; integrated circuit interconnections; integrated circuit layout; integrated circuit noise; transceivers; 0.35 micron; 1.25 Gbit/s; 2.6 mW; 3.3 V; 30 micron; 43 mW; 90 nm; Biot-Savart law; SNR budget; analysis; bit error rate; communications distance; design; equivalent circuit model; inductive coupling; inductive inter-chip wireless superconnect; inductor layout; inductor layout optimization; magnetic field model; noise immune; receiver circuits; signal sensitive; stacked chips; test chip; transceiver circuit; transceiver circuit design; transmit power; wireless bus; Circuit synthesis; Coupling circuits; Data mining; Design optimization; Equivalent circuits; Inductors; Magnetic analysis; Magnetic fields; Power dissipation; Transceivers;
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
DOI :
10.1109/VLSIC.2004.1346575