DocumentCode :
1639109
Title :
A 300MHz direct digital frequency synthesizer based on improved redundant prediction CORDIC in 0.35um CMOS
Author :
Liu, Pei-Lin ; Huang, Yi-Ding ; Huang, Yue ; Wan, Shu-Qin
Author_Institution :
Wuxi Inst. of Technol., Wuxi, China
fYear :
2010
Firstpage :
351
Lastpage :
353
Abstract :
Direct digital frequency synthesizer (DDFS) plays an important role in modern digital communications. This paper proposes a novel implementation of a 300MHz direct digital frequency based on modified CORDIC in 0.35μm CMOS technology. The CORDIC algorithm is a well-know iteration method for the efficient computation of fundamental functions, but each iterate selects the rotation direction by analyzing the results of the previous iteration. In this paper, an improved redundant method is employed and the rotation directions can be predicted directly from the binary values of the initial input angle. This method allows the parallel CORDIC to making a much faster implementation possible. At the same time, pipelined accumulator and carry-save arithmetic are employed to achieve the maximum speed. The DDFS is fabricated in 0.35um N-well 2P3M CMOS process, occupied an area of 3.2×3.6mm2. The measured SFDR is 64.22dB at 20MHz output of 300MHz clock rate.
Keywords :
CMOS integrated circuits; direct digital synthesis; signal processing; CMOS process; CMOS technology; CORDIC algorithm; carry-save arithmetic; digital communication; direct digital frequency synthesizer; frequency 20 MHz; frequency 300 MHz; parallel CORDIC; pipelined accumulator; redundant prediction CORDIC; size 0.35 mum; CMOS integrated circuits; CMOS technology; Clocks; Converters; Frequency synthesizers; Read only memory; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667721
Filename :
5667721
Link To Document :
بازگشت