DocumentCode :
163913
Title :
Design of area efficient and low power multipliers using multiplexer based full adder
Author :
Murugeswari, S. ; Mohideen, S. Kaja
Author_Institution :
ECE Dept., Sri Ramanujar Eng. Coll., Chennai, India
fYear :
2014
fDate :
8-8 July 2014
Firstpage :
388
Lastpage :
392
Abstract :
This paper presents the modification of existing prominent multipliers like Wallace multiplier and Truncated Multiplier in order to improvise them in terms of power and area. In the existing Wallace multiplier architecture, the Carry Save Adder is replaced with Modified Carry Save Adder (MCSA)and further the full adder in the MCSA is implemented using Multiplexer. Similarly the regular full adder in the Truncated multiplier has been replaced with mux based full adder to achieve low area and power. Simulation of 8 × 8 Multiplier has been carried out with Modelsim 6.3c and Synthesis is carried out by Xilinx10.1. Results obtained show that the proposed modified multipliers offer low power and reduced area than the existing Multipliers.
Keywords :
adders; logic design; MCSA; Modelsim 6.3c software; Wallace multiplier; Xilinx10.1 software; area efficient low power multipliers; modified carry save adder; multiplexer based full adder; multiplier design; truncated multiplier; Adders; Conferences; Delays; Logic gates; Market research; Multiplexing; Table lookup; Low Power multiplier; MUX based full adder; Switching Activity Reduction; Truncated Multiplier; Wallace Multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Current Trends in Engineering and Technology (ICCTET), 2014 2nd International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-7986-8
Type :
conf
DOI :
10.1109/ICCTET.2014.6966322
Filename :
6966322
Link To Document :
بازگشت