DocumentCode :
1639513
Title :
A 0.9ns random cycle 36Mb network SRAM with 33mW standby power
Author :
Pilo, Harold ; Braceras, Geordie ; Hall, Stu ; Lamphier, Steve ; Miller, Mark ; Roberts, Alan ; Wistort, Reid
Author_Institution :
IBM Microeletronics Div., Essex Junction, VT, USA
fYear :
2004
Firstpage :
284
Lastpage :
287
Abstract :
This paper describes a 36Mb SRAM with an internal random cycle of 0.9ns and is capable of driving and receiving data at 1.1Gb/s/pin on input and output pins simultaneously. The 115mm2 die is fabricated in a 0.13 μm process. High-VT array devices are used to reduce array sub-threshold leakage by 22×. The SRAM features include an improved architecture that segments the 36Mb array into six equal 6Mb sextants. Each sextant supports 1/6th of the 36b I/O width. All sextants of the array are equally timed to reduce the fastest-to-slowest access skew from the previous architecture. Separate input and output pins provide concurrent read and write operations for two random addresses per cycle. The cycle-time is achieved using the improved architecture and a self-timed read to write (STRW) protocol. The STRW protocol improves cycle time by over 20%.
Keywords :
CMOS memory circuits; SRAM chips; 0.9 ns; 0.9ns random cycle 36Mb network SRAM; 33 mW; 33mW standby power; 36 Mbit; cycle-timc; self-timed read to write protocol; Access protocols; Bandwidth; Clocks; Decoding; Degradation; Microelectronics; Packaging; Pins; Random access memory; Rivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
Type :
conf
DOI :
10.1109/VLSIC.2004.1346589
Filename :
1346589
Link To Document :
بازگشت