DocumentCode :
1639888
Title :
GM_Learn: an iterative learning algorithm for CMOS gate matrix layout
Author :
Chen, Sao-Jie ; Hu, Yu Hen
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
1989
Firstpage :
905
Abstract :
An iterative CMOS gate matrix layout algorithm utilizing artificial intelligence (AI) learning techniques is presented. This GM_Learn algorithm features a rudimentary learning mechanism which improves the quality of a gate matrix layout through the repetitive application of a one-pass algorithm GM_Plan, developed by the authors. Two AI learning paradigms-rote learning and learning by parameter adjustment-are used in GM_Learn to modify the heuristic search parameters based on information of the previous solution. Preliminary results indicate that this novel algorithm is able to produce a high-quality gate matrix layout in only a few iterations. This method may be applicable to other combinatorial VLSI physical design problems where heuristic guided search is required
Keywords :
CMOS integrated circuits; artificial intelligence; circuit layout CAD; iterative methods; learning systems; AI learning paradigms; AI learning techniques; GM_Learn algorithm; combinatorial VLSI physical design problems; gate matrix layout quality; heuristic guided search; heuristic search parameters; iterative CMOS gate matrix layout algorithm; novel algorithm; one-pass algorithm; parameter adjustment learning; preliminary results; repetitive GMPlan application; rote learning; rudimentary learning mechanism; Artificial intelligence; Circuits; Dynamic programming; Iterative algorithms; Iterative methods; Learning; MOSFETs; Physics; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100498
Filename :
100498
Link To Document :
بازگشت