DocumentCode :
1640394
Title :
A random delay design of processor against power analysis attacks
Author :
Qu, Hongfei ; Xu, Jinfu ; Yan, Yingjian
Author_Institution :
Zhengzhou Inst. of Inf. Technol., Zhengzhou, China
fYear :
2010
Firstpage :
254
Lastpage :
256
Abstract :
As an important implementation of Cryptographic algorithm, processor should be thought about the ability of resistant power attack. In this paper we show a processor architecture, which automatically detects the execution of the encryption algorithms, and interleaves the execution of cryptographic algorithm code with that of dummy instructions to reduce the correlations between the leakage and the inside operations, and thus make the statistic analysis infeasible. Experiment verifies the efficiency of the proposed method.
Keywords :
cryptography; microprocessor chips; cryptographic algorithm; encryption algorithm; power analysis attacks; processor architecture; random delay design; resistant power attack; Algorithm design and analysis; Cryptography; Delay; Hardware; Radiation detectors; Registers; Software; design technique; power analysis; processor; random instruction injection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667769
Filename :
5667769
Link To Document :
بازگشت