DocumentCode :
1640417
Title :
An inner product processor design using novel parallel counter circuits
Author :
Lin, Rong ; Botha, Andre S. ; Kerr, Kevin E. ; Brown, George A.
Author_Institution :
Dept. of Comput. Sci., State Univ. of New York, Geneseo, NY, USA
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
99
Lastpage :
102
Abstract :
This paper presents a novel parallel inner product processor architecture. The proposed processor has the following features: (1) it can be easily reconfigured for computing inner products of input arrays with four or more types of structures. Typically, each input array may contain 64 8-bit items, or 16 16-bit items, or 4 32-bit items, or 1 64-bit item, with items in unsigned or 2´s complement form; (2) it can be pipelined to produce inner products efficiently,; (3) it has a compact VLSI area with very simple reconfigurable components. The processor mainly consists of an array of 8×8 or 4×4 small multipliers plus two or three arrays of adders. The total amount of hardware is comparable to a single 64×64 array multiplier; (4) The whole network is reconfigured through using a few control bits for the desired computations, and the reconfiguration can be done dynamically; (5) The design is highly regular and modular, and most parts of the network are symmetric and repeatable. (6) A set of high performance parallel counter circuits are utilized in the design
Keywords :
VLSI; adders; counting circuits; digital arithmetic; microprocessor chips; multiplying circuits; parallel architectures; pipeline processing; reconfigurable architectures; 16 bit; 32 bit; 64 bit; 8 bit; VLSI area; adder arrays; control bits; inner product processor design; input arrays; multipliers; parallel counter circuits; pipelined; reconfigurable components; reconfiguration; two´s complement form; unsigned form; Adders; Computer architecture; Computer networks; Concurrent computing; Counting circuits; Hardware; High performance computing; Process design; Product design; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
Type :
conf
DOI :
10.1109/APASIC.1999.824038
Filename :
824038
Link To Document :
بازگشت