DocumentCode :
1640685
Title :
Research on modeling for the pattern library of interconnect parasitic capacitances in VLSI
Author :
Qu, Hui ; Xu, Xiaoyu ; Ren, Zhuoxiang
Author_Institution :
Inst. of Electr. Eng., Chinese Acad. of Sci., Beijing, China
fYear :
2010
Firstpage :
1913
Lastpage :
1915
Abstract :
At the present IC technologies, the accurately extraction of the interconnects parasitic parameters become more important. But for the time consuming, that computing the parameters of interconnects with field solver directly is impracticable. The common way is that establishing the pattern library according some typical Structures at the early design stage, then calculating the actual parameters after routing using these patterns. But for the pattern library establishment of interconnects parasitic parameters, how to determine the form of the pattern and how much sampling points should be selected, that are troublesome, which is related to both the time consuming and the accuracy of the model. In this paper, the authors provide a new modeling method, called error modification model method, and adopt a orthogonal sampling method, it can construct a parasitic parameter model in a relatively short time with high precision.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit modelling; VLSI; error modification model method; interconnect parasitic capacitances; orthogonal sampling method; pattern library; Accuracy; Arrays; Capacitance; Integrated circuit modeling; Libraries; Polynomials; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2010 10th IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5797-7
Type :
conf
DOI :
10.1109/ICSICT.2010.5667777
Filename :
5667777
Link To Document :
بازگشت