DocumentCode :
1640691
Title :
A high-performance low-power asynchronous matrix-vector multiplier for discrete cosine transform
Author :
Kim, Kyeounsoo ; Beerel, Peter A.
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
135
Lastpage :
138
Abstract :
This paper proposes a high-performance low-power asynchronous architecture for matrix-vector multipliers of a constant matrix by a vector which are typically used in discrete cosine transform (DCT) and inverse discrete cosine transform (IDCT) applications. The architecture takes advantage of the statistics of DCT and IDCT data that suggest that the input data have mostly zero or small values. It avoids unnecessary arithmetic operations by quickly terminating multiplication by zero and significantly reduces power and delay when operating on a small-valued data by adaptively controlling effective word lengths using fine-grain bit-partitioning and speculative completion sensing
Keywords :
asynchronous circuits; digital signal processing chips; discrete cosine transforms; low-power electronics; matrix multiplication; arithmetic operation; discrete cosine transform; inverse discrete cosine transform; low-power asynchronous architecture; matrix-vector multiplier; Adders; Arithmetic; Delay estimation; Discrete cosine transforms; Electronic mail; Logic; Signal design; Signal processing algorithms; Statistics; Telecommunication control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
Type :
conf
DOI :
10.1109/APASIC.1999.824046
Filename :
824046
Link To Document :
بازگشت