Title :
A 3 V 10 b 70 MHz digital-to-analog converter for video applications
Author :
Park, Jin ; Lee, Seung-Chul ; Lee, Seung-Hoon
Author_Institution :
Dept. of Electron. Eng., Sogang Univ., Seoul, South Korea
fDate :
6/21/1905 12:00:00 AM
Abstract :
This paper describes a 10 b 70 MHz CMOS digital-to-analog converter (DAC) for video applications. The proposed 10 b DAC is composed of a unit decoded matrix for 7 MSB´s and a binary weighted array for 3 LSBs, considering linearity, power consumption, routing area, and glitch energy. A new switching scheme for the unit decoded matrix is developed to improve linearity further. Cascode current sources and differential switches with the proposed new deglitching circuit improve dynamic performance. The fabricated and measured prototype DAC in a 0.8 um double-poly double-metal n-well CMOS process typically shows a spurious free dynamic range of 55 dB and a total harmonic distortion of -49 dB at a 3 V supply voltage and a 70 MHz update rate with a 120 mW power consumption. The measured differential and integral nonlinearities are ±0.69 LSB and ±0.79 LSB at a 10 b level, respectively
Keywords :
CMOS integrated circuits; digital-analogue conversion; video signal processing; 0.8 micron; 10 bit; 120 mW; 3 V; 70 MHz; CMOS DAC; binary weighted array; cascode current sources; deglitching circuit; differential switches; digital-to-analog converter; double-poly double-metal process; dynamic performance; glitch energy; linearity; n-well CMOS process; power consumption; routing area; switching scheme; unit decoded matrix; video applications; Decoding; Digital-analog conversion; Distortion measurement; Energy consumption; Linearity; Matrix converters; Power measurement; Routing; Switches; Switching circuits;
Conference_Titel :
ASICs, 1999. AP-ASIC '99. The First IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-5705-1
DOI :
10.1109/APASIC.1999.824059