DocumentCode :
1644292
Title :
An instruction sequence assembling methodology for testing microprocessors
Author :
Lee, Jaushin ; Patel, Janak H.
fYear :
1995
Firstpage :
49
Lastpage :
58
Abstract :
Hierarchically designed microprocessor-like VLSI circuits have complex data paths and complex embedded control machines to execute instructions. When a test pattern has to be applied to the input of an embedded module, determination of a sequence of instructions, which will apply this pattern and propagate the fault effects, is extremely diflcult. In this paper, we present a new methodology for automatic assembly of a sequence of instructions to satisfy the internal test goals. Combined with the previous equation-solving approach, this new high level ATPG methodology forms a complete solution for a variety of microprocessor-like circuits. This new approach has been implemented and experimented on three high level circuits. The results show that our approach is very effective in achieving complete automation for high level test generation.
Keywords :
Automatic control; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Computer aided instruction; Microprocessors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1992. Proceedings., International
Conference_Location :
Baltimore, MD
ISSN :
1089-3539
Print_ISBN :
0-7803-0760-7
Type :
conf
DOI :
10.1109/TEST.1992.527803
Filename :
527803
Link To Document :
بازگشت