DocumentCode :
1645017
Title :
Design of circuits for a robust clocking scheme
Author :
Backenius, E. ; Vesterbacka, M.
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Sweden
Volume :
1
fYear :
2004
Firstpage :
185
Abstract :
The design of a clock distribution network in a digital integrated circuit is challenging in terms of obtaining low power consumption, low waveform degradation, low clock skew and low simultaneous switching noise. In this work we aim at alleviating these design restrictions by using a clock buffer with reduced size and a D flip-flop circuit with relaxed constraints on the rise and fall times of the clock. According to simulations the energy dissipation of a D flip-flop, implemented in a 0.35 μm process, increases with only 21% when the fall time of the clock is increased from 0.05 ns to 7.0 ns. Considering that smaller clock buffers can be used there is a potential of power savings by using the suggested clocking scheme.
Keywords :
buffer circuits; circuit noise; circuit simulation; clocks; digital integrated circuits; flip-flops; integrated circuit modelling; low-power electronics; 0.35 micron; 7.0 ns; D flip-flop circuit; Hspice simulations; circuit design; clock buffer; clock distribution network; constraint relaxation; design restrictions; digital integrated circuit; energy dissipation; low power consumption; power savings; robust clocking scheme; simultaneous switching noise; waveform degradation; Circuit simulation; Clocks; Degradation; Digital integrated circuits; Energy consumption; Energy dissipation; Flip-flops; Integrated circuit noise; Noise robustness; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrotechnical Conference, 2004. MELECON 2004. Proceedings of the 12th IEEE Mediterranean
Print_ISBN :
0-7803-8271-4
Type :
conf
DOI :
10.1109/MELCON.2004.1346804
Filename :
1346804
Link To Document :
بازگشت