DocumentCode :
1645329
Title :
Fast architecture exploration with hierarchical trace simulations
Author :
Chi-Hung Lin ; Hsiao, Pi-Cheng ; Chuang, Ching-Hsiang ; Lin, Tay-Jyi
Author_Institution :
SoC Technol. Center, Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2009
Firstpage :
341
Lastpage :
344
Abstract :
Design space of an embedded SoC with configurable IP cores is huge and the architecture exploration is thus time-consuming. Trace driven simulation is effective for simulation time reduction and various traces have been proposed to reuse simulation results for further explorations. However, the generation and access overheads of traces are significant and cannot be always ignored. This paper presents a systematic approach to integrate multiple traces to reduce the overall exploration time, where a simple model for exploration time estimation is provided for trace selection. In our experiments, 2~3-order speedup can be simply achieved once the traces are chosen appropriately.
Keywords :
digital simulation; integrated circuit design; reconfigurable architectures; system-on-chip; configurable IP cores; embedded SoC design; exploration time estimation; fast architecture exploration; hierarchical trace driven simulation; simulation time reduction; system-on-chip; systematic approach; Aerospace industry; Decoding; Digital signal processing; Embedded system; Network-on-a-chip; Size control; Space exploration; Space technology; Switches; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2009 International
Conference_Location :
Busan
Print_ISBN :
978-1-4244-5034-3
Electronic_ISBN :
978-1-4244-5035-0
Type :
conf
DOI :
10.1109/SOCDC.2009.5423847
Filename :
5423847
Link To Document :
بازگشت