DocumentCode :
1647065
Title :
Reconfigurable computing based on universal configurable blocks-a new approach for supporting performance- and realtime-dominated applications
Author :
Siemers, Christian ; Siemers, Sybille
Author_Institution :
Univ. of Appl. Sci. Heide, Heide, Germany
fYear :
2000
fDate :
6/22/1905 12:00:00 AM
Firstpage :
82
Lastpage :
89
Abstract :
A novel architecture for reconfigurable computing based on a coarse grain FPGA-like architecture is introduced. The basic blocks contain all arithmetical and logical capacities as well as some registers and will be programmable by sequential instruction streams produced by software compiler. Reconfiguration is related to hyper-blocks of instructions. For the composed reconfigurable processors a classification is introduced for describing realtime, multithreading and performance capabilities
Keywords :
multi-threading; reconfigurable architectures; basic blocks; coarse grain; composed reconfigurable processors; multithreading; reconfigurable computing; sequential instruction streams; software compiler; Application software; Computer architecture; Context modeling; Field programmable gate arrays; Hardware; Microprocessors; Multithreading; Operating systems; Registers; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture Conference, 2000. ACAC 2000. 5th Australasian
Conference_Location :
Canberra, ACT
Print_ISBN :
0-7695-0512-0
Type :
conf
DOI :
10.1109/ACAC.2000.824328
Filename :
824328
Link To Document :
بازگشت