• DocumentCode
    1647600
  • Title

    DFT and Probabilistic Testability Analysis at RTL

  • Author

    Fernandes, José M. ; Santos, Marcelino B. ; Oliveira, Arlindo L. ; Teixeira, João C.

  • Author_Institution
    IST/INESC-ID, Lisboa
  • fYear
    2006
  • Firstpage
    41
  • Lastpage
    47
  • Abstract
    This work presents probabilistic methods for testability analysis at RTL and their use to guide DFT techniques like partial-scan and TPI. Controllability is analyzed using three different approaches, an exact one, an approximated one that ignores the correlation between state variables and a third that only takes into account correlations within pre-defined groups that are formed based on an originally proposed heuristic that uses RTL information. These controllability analysis methods are evaluated using simulation based controllability as a reference. Two observability metrics are originally defined: event observability and LSA observability. The proposed testability analysis methods were implemented in a tool that takes as input a Verilog RTL description, solves the Chapman-Kolmogorov equations that describe the steady-state of the circuit, and outputs the computed values for the testability. A methodology for partial-scan and TPI optimization is proposed. The methodology is based on the testability metrics and on a "DFT dictionary". The proposed heuristic and methodology are evaluated using the ITC99 benchmark circuits
  • Keywords
    circuit testing; controllability; design for testability; hardware description languages; observability; probability; statistical testing; Chapman-Kolmogorov equation; Verilog RTL description; design for testability; event observability metrics; partial-scan; probabilistic testability analysis; register transfer level; simulation based controllability analysis; test point insertion optimization; testability metrics; Analytical models; Circuit simulation; Circuit testing; Computational modeling; Controllability; Equations; Hardware design languages; Information analysis; Observability; Steady-state; Design for Testability (DFT); Register Transfer Level (RTL); controllability; observability; testability;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    High-Level Design Validation and Test Workshop, 2006. Eleventh Annual IEEE International
  • Conference_Location
    Monterey, CA
  • ISSN
    1552-6674
  • Print_ISBN
    1-4244-0679-X
  • Electronic_ISBN
    1552-6674
  • Type

    conf

  • DOI
    10.1109/HLDVT.2006.320002
  • Filename
    4110060