DocumentCode :
1649088
Title :
High speed FIR Filter design based on sharing multiplication using dual channel adder and compressor
Author :
Sahoo, Subhendu Kumar ; Singh, Mayank Kumar ; Krishna, Sri
Author_Institution :
Electr. & Electron. Eng. Dept., Birla Inst. of Technol. & Sci., Rajasthan
fYear :
2008
Firstpage :
13
Lastpage :
16
Abstract :
This paper presents a novel architecture for a high speed finite impulse response (FIR) filter. The design of proposed filter is based on a computation sharing multiplier algorithm with reduced addition implementation. The proposed filter is very efficient, as it gives a significant improvement in speed with a reduction in size of adder circuits. The performance of the proposed filter is compared with implementation based on carry save multiplier in 0.13 mum technology. The proposed filter improves speed by approximately 50% with respect to FIR filter implementations based on carry-save multiplier.
Keywords :
FIR filters; FIR filter design; carry save multiplier; compressor; dual channel adder; finite impulse response filters; sharing multiplication; Adders; Algorithm design and analysis; Computer architecture; Concurrent computing; Delay; Design engineering; Digital signal processing; Filtering; Finite impulse response filter; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, 2008. ICSP 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2178-7
Electronic_ISBN :
978-1-4244-2179-4
Type :
conf
DOI :
10.1109/ICOSP.2008.4697057
Filename :
4697057
Link To Document :
بازگشت