DocumentCode :
1650077
Title :
A Delay Fault Model for At-Speed Fault Simulation and Test Generation
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN
fYear :
2006
Firstpage :
89
Lastpage :
95
Abstract :
We describe a transition fault model, which is easy to simulate under test sequences that are applied at-speed, and provides a target for the generation of at-speed test sequences. At-speed test application allows a circuit to be tested under its normal operation conditions. However, fault simulation and test generation for the existing fault models become significantly more complex due to the need to handle faulty signal-transitions that span multiple clock cycles. The proposed fault model alleviates this shortcoming by introducing unspecified values into the faulty circuit when fault effects may occur. Fault detection potentially occurs when an unspecified value reaches a primary output. Due to the uncertainty that an unspecified value propagated to a primary output will be different from the fault free value, an inherent requirement in this model is that a fault would be potentially detected multiple times in order to increase the likelihood of detection. Experimental results demonstrate that the model behaves as expected in terms of fault coverage and numbers of detections of target faults. A variation of an n-detection test generation procedure for stuck-at faults is used for generating test sequences under this model
Keywords :
circuit testing; fault simulation; logic testing; at-speed fault simulation; at-speed test application; at-speed test sequence generation; circuit testing; delay fault model; fault coverage; fault detection; fault effect; fault free value; faulty circuit; faulty signal transition; multiple clock cycles; stuck-at fault; transition fault model; Application software; Circuit faults; Circuit simulation; Circuit testing; Clocks; Computational modeling; Delay; Electrical fault detection; Fault detection; Uncertainty;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320070
Filename :
4110158
Link To Document :
بازگشت