DocumentCode :
1650093
Title :
Accurately timed transaction level models for virtual prototyping at high abstraction level
Author :
Lu, Kun ; Müller-Gritschneder, Daniel ; Schlichtmann, Ulf
Author_Institution :
Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany
fYear :
2012
Firstpage :
135
Lastpage :
140
Abstract :
Transaction level modeling (TLM) improves the simulation performance by raising the abstraction level. In the TLM 2.0 standard based on OSCI SystemC, a single transaction can transfer a large data block. Due to such high abstraction, a great amount of information becomes invisible and thus timing accuracy can be degraded heavily. We present a methodology to accurately time such block transactions and achieve high simulation performance at the same time. First, before abstraction, a profiling process is performed on an instruction set simulator (ISS). Driver functions that implement the transfer of the data blocks are simulated. Several techniques are employed to trace the exact start and end of the driver functions as well as HW usages. Thus, a profile library of those driver functions can be constructed. Then, the application programs are host-compiled and use a single transaction to transfer a data block. A strategy is presented that efficiently estimates the timing of block transactions based on the profile library. It is the first method that takes into account caching effects that influence the timing of block transactions. Moreover, it ensures overall timing accuracy when integrated in other SW timing tools for full system simulation. Experimental results show that the block transactions are accurately timed, with average error less than 1%. At the same time, the simulation gain can be up to three orders of magnitude.
Keywords :
C language; device drivers; instruction sets; software libraries; virtual prototyping; HW usages; OSCI SystemC; SW timing tools; TLM 2.0 standard; accurately timed transaction level models; block transactions; driver functions; high abstraction level; instruction set simulator; profile library; virtual prototyping; Cameras; Estimation error; Libraries; Time domain analysis; Time varying systems; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176446
Filename :
6176446
Link To Document :
بازگشت