DocumentCode :
1650329
Title :
Cost-aware synthesis of asynchronous circuits based on partial acknowledgement
Author :
Zhou, Yu ; Sokolov, Danil ; Yakovlev, Alex
Author_Institution :
Sch. of Electr., Electron. & Comput. Eng., Univ. of Newcastle upon Tyne
fYear :
2006
Firstpage :
158
Lastpage :
163
Abstract :
Designing asynchronous circuits by reusing existing synchronous tools has become a promising solution to the problem of poor CAD support in asynchronous world. A straightforward way is to structurally map the gates in a synchronous netlist to their functionally equivalent modules which use delay-insensitive codes. Different trade-offs exist in previous methods between the overheads of the implementations and their robustness. The aim of this paper is to optimise the area of asynchronous circuits using partial acknowledgement concept. We employ this concept in two design flows, which are implemented in a software tool to evaluate the efficiency of the method. The benchmark results show the average reduction in area by 28% and in the number of inter-functional module wires that require timing verification by 67%, compared to NCL-X
Keywords :
asynchronous circuits; circuit analysis computing; integrated circuit design; software tools; asynchronous circuit design; cost-aware synthesis; design flows; interfunctional module wires; partial acknowledgement; software tool; synchronous netlist; timing verification; Asynchronous circuits; Circuit synthesis; Delay; Design automation; Design engineering; Libraries; Logic; Robustness; Timing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320080
Filename :
4110168
Link To Document :
بازگشت