DocumentCode :
1650499
Title :
A Novel Framework for Faster-than-at-Speed Delay Test Considering IR-drop Effects
Author :
Ahmed, Nisar ; Tehranipoor, Mohammad ; Jayaram, Vinay
Author_Institution :
Dept. of Electr. & Comput. Eng., Connecticut Univ.
fYear :
2006
Firstpage :
198
Lastpage :
203
Abstract :
Faster-than-at-speed test have been proposed to detect small delay defects. While these techniques increase the test frequency to reduce the positive slack of the path, they exacerbate the already well known issue of IR-drop during test. This may result in false identification of good chips to be faulty due to IR-drop rather than small delay defects. We present a case study of IR-drop effects due to faster-than-at-speed test. We propose a novel framework for pattern generation/application using any commercial no-timing ATPG tool, to screen small delay defects and a technique to determine the optimal test frequency considering both performance degradation due to IR-drop effects and positive slack
Keywords :
delays; logic testing; IR-drop effects; delay defect detection; faster-than-at-speed delay test; no-timing ATPG tool; pattern generation; Automatic test pattern generation; Clocks; Crosstalk; Delay effects; Frequency; Instruments; Test pattern generators; Testing; Threshold voltage; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320136
Filename :
4110174
Link To Document :
بازگشت