Title :
Homogeneous VLSI for 2-D digital signal processing
Author :
Jullien, G.A. ; Miller, W.C.
Author_Institution :
Windsor Univ., Ont., Canada
Abstract :
A discussion is presented of the VLSI implementation of processing elements that can be used in very high-throughput two-dimensional signal processing systems. The architecture is based entirely on a single generic cell and forms naturally homogeneous architectures when used to implement bit-level systolic arrays over finite rings. The authors briefly discuss the cellular structure that is used to implement the bit-level arrays, introduce a novel circuit form that allows very fast processing for any CMOS technology, and, as an example, discuss the implementation of a two-dimensional computational element for high-throughput DFT processors. The VLSI array implementation for the DFT computational element is illustrated by a mask layout in a double-metal 3-μm CMOS technology; projected throughput rates in this technology are simulated in excess of 45 M samples/s
Keywords :
CMOS integrated circuits; VLSI; cellular arrays; computerised signal processing; digital signal processing chips; pipeline processing; 2D DSP; 3 micron; CMOS technology; VLSI array implementation; bit-level systolic arrays; cellular structure; digital signal processing; double-metal; dynamic pipeline structure; finite rings.; high-throughput DFT processors; homogeneous architectures; two-dimensional signal processing systems; Array signal processing; CMOS process; CMOS technology; Circuits; Computational modeling; Computer architecture; Digital signal processing; Systolic arrays; Throughput; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
DOI :
10.1109/ISCAS.1989.100615