Title :
Verification of Analog/Mixed-Signal Circuits Using Labeled Hybrid Petri Nets
Author :
Little, Scott ; Seegmiller, Nicholas ; Walter, David ; Myers, Chris ; Yoneda, Tomohiro
Author_Institution :
Utah Univ., Salt Lake City, UT
Abstract :
System on a chip design results in the integration of digital, analog, and mixed-signal circuits on the same substrate which further complicates the already difficult validation problem. This paper presents a new model, labeled hybrid Petri nets (LHPNs), that is developed to be capable of modeling such a heterogeneous set of components. This paper also describes a compiler from VHDL-AMS to LHPNs. To support formal verification, this paper presents an efficient zone-based state space exploration algorithm for LHPNs. This algorithm uses a process known as warping to allow zones to describe continuous variables that may be changing at variable rates. Finally, this paper describes the application of this algorithm to a couple of analog/mixed-signal circuit examples
Keywords :
Petri nets; formal verification; logic design; mixed analogue-digital integrated circuits; VHDL-AMS; analog circuit; formal verification; labeled hybrid Petri nets; mixed-signal circuit; system on a chip design; zone-based state space exploration; Automata; Circuit simulation; Cities and towns; Design methodology; Formal verification; Permission; Petri nets; Space exploration; State-space methods; System-on-a-chip; Formal methods; hybrid Petri nets;
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
DOI :
10.1109/ICCAD.2006.320148