DocumentCode :
1651300
Title :
Optimal Memoryless Encoding for Low Power Off-Chip Data Buses
Author :
Chee, Yeow Meng ; Colbourn, Charles J. ; Ling, Alan C H
Author_Institution :
Sch. of Phys. & Math. Sci., Nanyang Technol. Univ., Singapore
fYear :
2006
Firstpage :
369
Lastpage :
374
Abstract :
Off-chip buses account for a significant portion of the total system power consumed in embedded systems. Bus encoding schemes have been proposed to minimize power dissipation, but none has been demonstrated to be optimal with respect to any measure. In this paper, we give the first provably optimal and explicit (polynomial-time constructible) families of memoryless codes for minimizing bit transitions in off-chip buses. Our results imply that having access to a clock does not make a memoryless encoding scheme that minimizes bit transitions more powerful
Keywords :
computational complexity; embedded systems; encoding; memoryless systems; system buses; system-on-chip; bus encoding; embedded systems; low power off-chip data buses; optimal memoryless encoding; polynomial-time constructible; Capacitance; Circuits; Computer science; Data buses; Encoding; Energy consumption; Permission; Power dissipation; Switches; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320060
Filename :
4110200
Link To Document :
بازگشت