Title :
An Analytical Model for Negative Bias Temperature Instability
Author :
Kumar, Sanjay V. ; Kim, Chris H. ; Sapatnekar, Sachin S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Minnesota Univ.
Abstract :
Negative bias temperature instability (NBTI) in PMOS transistors has become a significant reliability concern in present day digital circuit design. With continued scaling, the effect of NBTI has rapidly grown in prominence, forcing designers to resort to a pessimistic design style using guard-banding. Since NBTI is strongly dependent on the time for which the PMOS device is stressed, different gates in a combinational circuit experience varying extents of delay degradation. This has necessitated a mechanism of quantizing the gate-delay degradation, to pave the way for improved design strategies. Our work addresses this issue by providing a procedure for determining the amount of delay degradation of a circuit due to NBTI. An analytical model for NBTI is derived using the framework of the reaction-diffusion model, and a mathematical proof for the widely observed phenomenon of frequency independence is provided. Simulations on ISCAS benchmarks under a 70nm technology show that NBTI causes a delay degradation of about 8% in combinational logic based circuits after 10 years (ap 3 times 108s)
Keywords :
MOSFET; combinational circuits; digital circuits; integrated circuit design; logic gates; reaction-diffusion systems; PMOS transistors; combinational circuit; digital circuit design; frequency independence; gate-delay degradation; guard banding; negative bias temperature instability; reaction-diffusion model; Analytical models; Combinational circuits; Degradation; Delay; Digital circuits; MOS devices; MOSFETs; Negative bias temperature instability; Niobium compounds; Titanium compounds;
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
DOI :
10.1109/ICCAD.2006.320163