DocumentCode :
1651929
Title :
Efficient wireless Digital Up Converters design using system generator
Author :
Wei, Wang ; Yifang, Zeng ; Yang, Yan
Author_Institution :
Sch. of Inf. & Commun. Eng., Tianjin Polytech. Univ., Tianjin
fYear :
2008
Firstpage :
443
Lastpage :
446
Abstract :
A WCDMA Digital Up Converter (DUC) design based on FPGA is presented. Aiming to shorten the design period and increase the design performance, a powerful design tool, Xilinx System Generator is used. The RRC filter and the Half-band filter are designed by using MATLAB FDATool, and implemented by using Xilinx FIR Compiler. The DDS module is generated by Xilinx DDS Compiler. Finally, the DUC design is implemented into Xilinx XC5VSX50T device. Using Vitex-5 DSP48E slices, the complex-multiplier speed reaches 368.64 MHz. The simulation results show that the system design flow based on Xilinx System Generator is simple and feasible, and the productivity is increased. The performance meets the requirements for the downlink transmit path.
Keywords :
code division multiple access; field programmable gate arrays; logic design; mathematics computing; FPGA; MATLAB FDAtool; RRC filter; Vitex-5 DSP48E slices; WCDMA; Xilinx DDS compiler; Xilinx FIR compiler; Xilinx XC5VSX50T device; Xilinx system generator; frequency 368.64 MHz; half-band filter; wireless digital up converters design; Algorithm design and analysis; Baseband; Design engineering; Downlink; Field programmable gate arrays; Finite impulse response filter; Frequency; Interpolation; Multiaccess communication; Productivity;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, 2008. ICSP 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2178-7
Electronic_ISBN :
978-1-4244-2179-4
Type :
conf
DOI :
10.1109/ICOSP.2008.4697166
Filename :
4697166
Link To Document :
بازگشت