Title :
Modeling and testing of interference faults in the nano NAND Flash memory
Author :
Zha, Jin ; Cui, Xiaole ; Lee, Chung Len
Author_Institution :
Shenzhen Grad. Sch., Sch. of Comput. & Inf. Eng., Peking Univ., Beijing, China
Abstract :
Advance of the fabrication technology has enhanced the size and density for the NAND Flash memory but also brought new types of defects which need to be tested for the quality consideration. This work analyzes three types of physical defects for the deep nano-meter NAND Flash memory based on the circuit level simulation and proposes new categories of interference faults (IFs). Testing algorithm is also proposed to test the faults under the worst case condition. The algorithm, in addition to test IFs, can also detect the conventional address faults, disturbance faults and other RAM-like faults for the NAND Flash.
Keywords :
NAND circuits; flash memories; integrated circuit modelling; integrated circuit testing; nanofabrication; RAM-like faults; circuit level simulation; disturbance faults; fabrication technology; interference faults; nanometer NAND flash memory; Circuit faults; Couplings; Electric fields; Flash memory; Integrated circuit modeling; Interference; Testing; Fault Model; Interference Fault; NAND Flash;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
Print_ISBN :
978-1-4577-2145-8
DOI :
10.1109/DATE.2012.6176525