DocumentCode :
1652327
Title :
Formal Model of Data Reuse Analysis for Hierarchical Memory Organizations
Author :
Luican, Ilie I. ; Zhu, Hongwei ; Balasa, Florin
Author_Institution :
Dept. of Comput. Sci., Illinois Univ., Chicago, IL
fYear :
2006
Firstpage :
595
Lastpage :
600
Abstract :
In real-time data-dominated communication and multimedia processing applications, due to the manipulation of large sets of data, a multi-layer memory hierarchy is used to enhance the system performance and also to reduce the energy consumption. Savings of dynamic energy can be obtained by accessing frequently used data from smaller memories rather than from large background memories. The optimization of the hierarchical memory architecture implies the addition of layers of smaller memories to which heavily used data can be copied. This paper presents a formal model for data reuse analysis which identifies those parts of arrays more intensely accessed, taking also into account the relative lifetimes of the signals. Tested on a two-layer memory hierarchy, this model led to savings in the dynamic energy from 40% to over 70% relative to the energy used in the case of a flat memory design
Keywords :
memory architecture; data reuse analysis; dynamic energy; energy consumption; flat memory design; formal model; hierarchical memory architecture; hierarchical memory organization; multilayer memory hierarchy; system performance; Data analysis; Energy consumption; Memory architecture; Multimedia communication; Multimedia systems; Real time systems; Signal analysis; Signal processing; System performance; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320106
Filename :
4110237
Link To Document :
بازگشت