DocumentCode :
1652450
Title :
Design of Viterbi decoders with in-place state metric update and hybrid traceback processing
Author :
Wang, Ching-Wen ; Chang, Yun-Nan
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung-Cheng Univ., Chiayi, Taiwan
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
5
Lastpage :
15
Abstract :
A novel design of Viterbi (1965) decoder based on in-place state metric update and hybrid survivor path management is presented. For those Viterbi applications with large constraint length, the proposed design methodology can result in high-speed and modular architectures by exploiting the in-place computation feature of the Viterbi algorithm. This feature is not only applied to the design of highly regular add-compare-select (ACS) units, but also exploited in the design of trace-back units for the first time. The proposed hybrid survivor path management based on the combination of register-exchange and trace-back schemes cannot only reduce the number of memory operations, but also the size of memory required. Compared with the general hybrid trace-back structure, the overhead of the register-exchange circuit in our architecture is significantly less. Therefore, the proposed architecture can find promising applications in digital communication systems where high-speed large state Viterbi decoders are desirable
Keywords :
Viterbi decoding; digital arithmetic; digital audio broadcasting; parallel architectures; shift registers; ACS units; DAB; DVB; Viterbi algorithm; Viterbi decoder design; add-compare-select units; digital communication systems; digital video broadcasting; high-speed architectures; high-speed large decoders; hybrid survivor path management; hybrid trace-back structure; hybrid traceback processing; in-place state metric update; large constraint length; memory operations reduction; memory size reduction; modular architectures; register-exchange circuit; Arithmetic; Decoding; Design methodology; Digital communication; Digital video broadcasting; Forward error correction; Hardware; Registers; Switches; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2001 IEEE Workshop on
Conference_Location :
Antwerp
ISSN :
1520-6130
Print_ISBN :
0-7803-7145-3
Type :
conf
DOI :
10.1109/SIPS.2001.957325
Filename :
957325
Link To Document :
بازگشت