Title :
A very low-cost multi-mode Reed-Solomon decoder based on Peterson-Gorenstein-Zierler algorithm
Author :
Wang, Sheng-Feng ; Hsu, Huai-Yi ; Wu, An-Yeu
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
6/23/1905 12:00:00 AM
Abstract :
Reed-Solomon (RS) codes play an important role in providing error protection and data integrity. Among various RS decoding algorithms, the Peterson-Gorenstein-Zierler (PGZ) in general has the least computational complexity for small t values. However, unlike the iterative approaches (e.g., Berlekamp-Massey algorithm), it will encounter divide-by-zero problems in solving multiple t values. We propose a multi-mode hardware architecture for error number ranging from zero to three. We first propose a cost-down technique to reduce the hardware complexity of a t=3 decoder. Then, we perform an algorithmic-level derivation to identify the configurable feature of our design. With the manipulations, we are able to perform multi-mode RS decoding in one unified VLSI architecture with a very simple control scheme. The very low cost and simple datapath make our design a good choice in small-footprint embedded VLSI systems such as error control coding (ECC) in memory systems
Keywords :
Reed-Solomon codes; VLSI; data integrity; decoding; error correction codes; Peterson-Gorenstein-Zierler algorithm; Reed-Solomon codes; VLSI architecture; burst transmission errors; cost-down techniques; data integrity; error control coding; error protection; forward error correction; hardware complexity; multi-mode Reed Solomon decoder; Algorithm design and analysis; Computational complexity; Computer architecture; Hardware; Iterative algorithms; Iterative decoding; Iterative methods; Protection; Reed-Solomon codes; Very large scale integration;
Conference_Titel :
Signal Processing Systems, 2001 IEEE Workshop on
Conference_Location :
Antwerp
Print_ISBN :
0-7803-7145-3
DOI :
10.1109/SIPS.2001.957329