DocumentCode :
1652714
Title :
Fill for Shallow Trench Isolation CMP
Author :
Kahng, Andrew B. ; Sharma, Puneet ; Zelikovsky, Alexander
Author_Institution :
Blaze DFM Inc., Sunnyvale, CA
fYear :
2006
Firstpage :
661
Lastpage :
668
Abstract :
Shallow trench isolation (STI) is the mainstream CMOS isolation technology. It uses chemical mechanical polishing (CMP) to remove excess of deposited oxide and attain a planar surface for successive process steps. Despite advances in STI CMP technology, pattern dependencies cause large post-CMP topography variation that can result in functional and parametric yield loss. Fill insertion is used to reduce pattern variation and consequently decrease post-CMP topography variation. Traditional fill insertion is rule-based and is used with reverse etchback to attain desired planarization quality. Due to extra costs associated with reverse etchback, "single-step" STI CMP in which fill insertion suffices is desirable. To alleviate the failures caused by imperfect CMP, we focus on two objectives for fill insertion: oxide density variation minimization and nitride density maximization. A linear programming based optimization is used to calculate oxide densities that minimize oxide density variation. Next a fill insertion methodology is presented that attains the calculated oxide density while maximizing the nitride density. Averaged over the two large testcases, the oxide density variation is reduced by 63% and minimum nitride density increased by 79% compared to tiling-based fill insertion. To assess post-CMP planarization, we run CMP simulation on the layout filled with our approach and find the planarization window (time window in which polishing can be stopped) to increase by 17% and maximum final step height (maximum difference in post-CMP oxide thickness) to decrease by 9%
Keywords :
CMOS integrated circuits; chemical mechanical polishing; linear programming; CMOS isolation technology; chemical mechanical polishing; linear programming; nitride density maximization; optimization; oxide density variation minimization; oxide deposit removal; parametric yield loss; pattern variation; planarization quality; post-CMP topography variation; reverse etchback; shallow trench isolation; single-step STI CMP; tiling-based fill insertion; CMOS technology; Chemical processes; Chemical technology; Costs; Etching; Isolation technology; Linear programming; Planarization; Surface topography; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 2006. ICCAD '06. IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
ISSN :
1092-3152
Print_ISBN :
1-59593-389-1
Electronic_ISBN :
1092-3152
Type :
conf
DOI :
10.1109/ICCAD.2006.320033
Filename :
4110249
Link To Document :
بازگشت