Title :
Scheduling semiconductor final testing a DBR based simulation model
Author :
Jeng, Wu-Der ; Tsai, Meng-Shiun
Author_Institution :
Dept. of Ind. Eng. & Manage., Minghsin Univ. of Sci. & Technol., Hsinchu, Taiwan
Abstract :
IC testing is carried out in the make-to-order mode upon the testing route arrangement according to clients´ demand, without the need for materials. Different testing routes are adopted for the order according to clients´ demands or product features. Lin et al. probed into this topic on the assumption that the testing flow for each order is the same and with the logic IC testing as the object for discussion, thus the customized route demand cannot be satisfied. This study focuses on the actual working mode of memory IC, and summarizes several kinds of work flows. The testing time for each station is different, and there are two types of resource constraints on the testing route: 1) non-identical parallel machines, which are fast or slow according to the testing efficiency; 2) burn-in machines, which are a few in numbers and have a long working time. This study aims to develop a MDD (Match Due Date) scheduling by utilizing the characteristics of Drum-Buffer-Rope and the heuristic scheduling. The purpose of scheduling is to reduce earliness, reduce tardiness, make less the number of setups, shorten the flow time and enhance the CLIP (confirmed line item performance). Desirability function is used to integrate five performance indicators for evaluating the performance. The results of the simulation experiments show that, the MDD scheduling developed by this study has better performance than conventional dispatching rules (e.g. SPT, EDD).
Keywords :
integrated circuit testing; integrated memory circuits; logic testing; scheduling; semiconductor industry; DBR based simulation model; Drum-Buffer-Rope; burn-in machine; client demand; confirmed line item performance; desirability function; dispatching rules; heuristic scheduling; logic IC testing; match due date scheduling; memory IC; nonidentical parallel machines; performance indicator; product feature; resource constraint; semiconductor final testing scheduling; testing efficiency; testing flow; testing route arrangement; Distributed Bragg reflectors; Integrated circuits; Job shop scheduling; Optimal scheduling; Production facilities; Testing; Drum-Buffer-Rope; Final testing; Scheduling; Simulation;
Conference_Titel :
Computers and Industrial Engineering (CIE), 2010 40th International Conference on
Conference_Location :
Awaji
Print_ISBN :
978-1-4244-7295-6
DOI :
10.1109/ICCIE.2010.5668304