DocumentCode :
1652816
Title :
First experimental demonstration of 100 nm inversion-mode InGaAs FinFET through damage-free sidewall etching
Author :
Wu, Y.Q. ; Wang, R.S. ; Shen, T. ; Gu, J.J. ; Ye, P.D.
Author_Institution :
Birck Nanotechnol. Center, Purdue Univ., West Lafayette, IN, USA
fYear :
2009
Firstpage :
1
Lastpage :
4
Abstract :
The first well-behaved inversion-mode InGaAs FinFET with gate length down to 100 nm with ALD Al2O3 as gate dielectric has been demonstrated. Using a damage-free sidewall etching method, FinFETs with Lch down to 100 nm and WFin down to 40 nm are fabricated and characterized. In contrast to the severe short-channel effect (SCE) of the planar InGaAs MOSFETs at similar gate lengths, FinFETs have much better electro-static control and show improved S.S., DIBL and VT roll-off and less degradation at elevated temperatures. The SCE of III-V MOSFETs is greatly improved by the 3D structure design. The more accurate Dit estimation from the S.S. is also presented.
Keywords :
III-V semiconductors; MOSFET; aluminium compounds; atomic layer deposition; etching; gallium arsenide; indium compounds; vacuum deposited coatings; 3D structure design; Al2O3; InGaAs; atomic layer deposition; damage-free sidewall etching; electro-static control; gate dielectric; inversion-mode FinFET; short-channel effect; size 100 mm; Aluminum oxide; Degradation; Dielectrics; Dry etching; FinFETs; III-V semiconductor materials; Indium gallium arsenide; Indium phosphide; MOSFETs; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2009 IEEE International
Conference_Location :
Baltimore, MD
Print_ISBN :
978-1-4244-5639-0
Electronic_ISBN :
978-1-4244-5640-6
Type :
conf
DOI :
10.1109/IEDM.2009.5424356
Filename :
5424356
Link To Document :
بازگشت