DocumentCode :
1653042
Title :
Design and FPGA Verification of Dual-Speed Adaptive Ethernet Controller
Author :
Qian Min ; Zhu Jing ; Cao Yunpeng ; Yang Cuijun
Author_Institution :
Microelectron. Dept., Soochow Univ., Suzhou, China
fYear :
2011
Firstpage :
1
Lastpage :
3
Abstract :
The embedded Ethernet is widely applied, and its research is very important. In this paper, the embedded Ethernet controller is designed. The Ethernet MAC sublayer protocol and the architecture of Ethernet data frame are briefly introduced. The 10/100Mbps adaptive Ethernet controller is designed with Verilog-HDL, which includes the WISHBONE bus interface, Tx/Rx module, flow control module, etc. The testing vectors are constructed and the whole design is simulated in ModelSim PLUS 6.4SE tools and successfully verified by ALTERA FPGA. The result of logic simulation and FPGA physical verification of board level indicate that the related function of 10/100Mbps adaptive Ethernet controller is realized.
Keywords :
access protocols; field programmable gate arrays; local area networks; telecommunication control; Ethernet MAC sublayer protocol; FPGA verification; ModelSim PLUS 6.4SE tools; Tx-Rx module; Verilog-HDL; dual-speed adaptive Ethernet controller; flow control module; testing vectors; wishbone bus interface; Field programmable gate arrays; Media; Media Access Protocol; Process control; Registers; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications, Networking and Mobile Computing (WiCOM), 2011 7th International Conference on
Conference_Location :
Wuhan
ISSN :
2161-9646
Print_ISBN :
978-1-4244-6250-6
Type :
conf
DOI :
10.1109/wicom.2011.6040465
Filename :
6040465
Link To Document :
بازگشت