DocumentCode :
1654029
Title :
A tool converting finite state machine to VHDL
Author :
Abdel-Hamid, Am T. ; Zaki, Mohamed ; Tahar, Sofiène
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que., Canada
Volume :
4
fYear :
2004
Firstpage :
1907
Abstract :
Finite state machines (FSM) are a basic component in hardware design; they represent the transformation between inputs and outputs for sequential designs. FSMs can be represented graphically, which would help the designer to visualize and design in a more efficient way; on the other hand the designer requires a fast direct way to convert the visualized design to hardware description language (HDL) code directly in order to simulate and implement it for synthesis and analysis. In this paper, we present a tool which, starting from a graphical FSM representation, produces a behavioral HDL code which can be directly analyzed and synthesized.
Keywords :
data visualisation; finite state machines; hardware description languages; program interpreters; software tools; HDL code implementation; behavioral HDL code; code simulation; finite state machine to VHDL converting tool; graphical FSM representation; hardware description languages; hardware design; input-output transformation; sequential designs; visualized design; Analytical models; Automata; Computational modeling; Data structures; Data visualization; Design automation; Design engineering; Embedded software; Hardware design languages; Software tools;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2004. Canadian Conference on
ISSN :
0840-7789
Print_ISBN :
0-7803-8253-6
Type :
conf
DOI :
10.1109/CCECE.2004.1347584
Filename :
1347584
Link To Document :
بازگشت