DocumentCode :
1654339
Title :
A new self-checking multiplier by use of a code-disjoint sum-bit duplicated adder
Author :
Marienfeld, D. ; Sogomonyan, E.S. ; Ocheretnij, V. ; Gossel, M.
Author_Institution :
University of Potsdam
fYear :
2004
Firstpage :
30
Lastpage :
35
Abstract :
In this paper a new self-checking multiplier which consists of an AND-matrix, a carry-save adder and a final sumbit duplicated adder is proposed. The AND-matrix and the carry-save adder are parity checked. All errors due to single stuck-at faults in the combinational part and all even or odd (soft) errors in one of the duplicated output registers are detected. The parity checked carry-save adder is implemented by use of carry-dependent sum adder cells with a single carry-out signal. Compared to a corresponding multiplier without error detection the necessary area is about 125% to 135%.
Keywords :
Adders; Circuit faults; Circuit testing; Crosstalk; Electrical fault detection; Fault detection; Latches; Monitoring; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2004. ETS 2004. Proceedings. Ninth IEEE European
Conference_Location :
Corsica, France
Print_ISBN :
0-7695-2119-3
Type :
conf
DOI :
10.1109/ETSYM.2004.1347594
Filename :
1347594
Link To Document :
بازگشت