DocumentCode :
1654559
Title :
Block turbo codes: towards implementation
Author :
Kerouédan, Sylvie ; Adde, Patrick
Author_Institution :
ENST de Bretagne, Brest, France
Volume :
3
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
1219
Abstract :
This paper presents two implementations of the same block turbo decoding algorithm: on the one hand an elementary decoder in association with a sequencer performs the complete turbo decoding process, and on the other hand, the circuit contains one elementary decoder per half-iteration. The choice of different parameters for each algorithm implemented bring the results more or less close to the theoretical limit. First, we briefly describe the iterative process which creates the "turbo" effect and explain the essential choices in order to adapt the algorithm to an ASIC implementation. Then we describe the two prototypes
Keywords :
application specific integrated circuits; block codes; computational complexity; iterative decoding; turbo codes; ASIC implementation; block turbo codes; block turbo decoding algorithm; elementary decoder; iterative process; sequencer; Block codes; Circuit testing; Concurrent computing; Euclidean distance; Iterative algorithms; Iterative decoding; Maximum likelihood decoding; Product codes; Quantization; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
Type :
conf
DOI :
10.1109/ICECS.2001.957434
Filename :
957434
Link To Document :
بازگشت