DocumentCode :
1654934
Title :
A cross-layer approach for new reliability-performance trade-offs in MLC NAND flash memories
Author :
Zambelli, C. ; Indaco, M. ; Fabiano, M. ; Carlo, S. Di ; Prinetto, P. ; Olivo, P. ; Bertozzi, D.
Author_Institution :
Eng. Dept., Univ. of Ferrara, Ferrara, Italy
fYear :
2012
Firstpage :
881
Lastpage :
886
Abstract :
In spite of the mature cell structure, the memory controller architecture of Multi-level cell (MLC) NAND Flash memories is evolving fast in an attempt to improve the uncorrected/miscorrected bit error rate (UBER) and to provide a more flexible usage model where the performance-reliability trade-off point can be adjusted at runtime. However, optimization techniques in the memory controller architecture cannot avoid a strict trade-off between UBER and read throughput. In this paper, we show that co-optimizing ECC architecture configuration in the memory controller with program algorithm selection at the technology layer, a more flexible memory sub-system arises, which is capable of unprecedented trade-offs points between performance and reliability.
Keywords :
NAND circuits; flash memories; integrated circuit reliability; memory architecture; MLC NAND flash memories; co-optimizing ECC architecture configuration; cross-layer approach; flexible memory sub-system; mature cell structure; memory controller architecture; multilevel cell; performance-reliability trade-off point; program algorithm selection; uncorrected-miscorrected bit error rate; Algorithm design and analysis; Ash; Computer architecture; Decoding; Error correction codes; Flash memory; Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176622
Filename :
6176622
Link To Document :
بازگشت