DocumentCode :
1655538
Title :
Exploiting area/delay tradeoffs in high-level synthesis
Author :
Kondratyev, Alex ; Lavagno, Luciano ; Meyer, Mike ; Watanabe, Yosinori
Author_Institution :
Cadence Design Syst., San Jose, CA, USA
fYear :
2012
Firstpage :
1024
Lastpage :
1029
Abstract :
This paper proposes an enhanced scheduling approach for high-level synthesis, which relies on a multi-cycle behavioral timing analysis step that is performed before and during scheduling. The goal of this analysis is to accurately evaluate the criticality of operations and determine the most suitable candidate resources to implement them. The efficiency of the approach is confirmed by testing it on industrial examples, where it achieves, on average, 9% area savings after logic synthesis.
Keywords :
adders; delays; high level synthesis; logic design; multiplying circuits; adder; area-delay tradeoffs; enhanced scheduling approach; high-level synthesis; logic synthesis; multicycle behavioral timing analysis step; multiplier; Adders; Clocks; Delay; Logic gates; Processor scheduling; Schedules;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176646
Filename :
6176646
Link To Document :
بازگشت