Title :
An improved phase clock generator for interleaved and double-sampled switched-capacitor circuits
Author :
Manganaro, Gabriele
Author_Institution :
Data Acquisition Dev. Group, Texas Instrum. Inc., Dallas, TX, USA
fDate :
6/23/1905 12:00:00 AM
Abstract :
A simple, yet effective, approach to the generation of switches´ control signals to reduce timing-skew problems in interleaved and double-sampled switched-capacitor circuits is proposed. The new approach, unlike similar methods previously proposed, avoids the introduction of additional switches in the switched-capacitor circuits, at the cost of a minor increase of complexity in the clock phase generation. This has two main advantages. First, the performance degradation due to the additional switch is avoided. Second, it becomes extremely easy to build interleaved architectures combining preexisting analog blocks
Keywords :
CMOS integrated circuits; clocks; mixed analogue-digital integrated circuits; pulse generators; sample and hold circuits; switched capacitor networks; timing circuits; 0.18 micron; 1.8 V; 100 MHz; clock phase generation; control signals; digital CMOS technology; double-sampled SC circuits; global sampling pulse generation; interleaved SC circuits; phase clock generator; switched-capacitor circuits; timing-skew reduction; Clocks; Frequency; Phase modulation; Pulse generation; Pulse inverters; Sampling methods; Switched capacitor circuits; Switches; Switching circuits; Timing;
Conference_Titel :
Electronics, Circuits and Systems, 2001. ICECS 2001. The 8th IEEE International Conference on
Print_ISBN :
0-7803-7057-0
DOI :
10.1109/ICECS.2001.957512