DocumentCode :
1657237
Title :
Area efficient asynchronous SDM routers using 2-stage Clos switches
Author :
Song, Wei ; Edwards, Doug ; Garside, Jim ; Bainbridge, William J.
Author_Institution :
Sch. of Comput. Sci., Univ. of Manchester, Manchester, UK
fYear :
2012
Firstpage :
1495
Lastpage :
1500
Abstract :
Asynchronous on-chip networks are good candidates for multi-core applications requiring low-power consumption. Asynchronous spatial division multiplexing (SDM) routers provide better throughput with lower area overhead than asynchronous virtual channel routers; however, the area overhead of SDM routers is still significant due to their high-radix central switches. A new 2-stage Clos switch is proposed to reduce the area overhead of asynchronous SDM routers. It is shown that replacing the crossbars with the 2-stage Clos switches can significantly reduce the area overhead of SDM routers when more than two virtual circuits are used. The saturation throughput is slightly reduced but the area to throughput efficiency is improved. Using Clos switches increases the energy consumption of switches but the energy of buffers is reduced.
Keywords :
microprocessor chips; multistage interconnection networks; network routing; semiconductor switches; space division multiplexing; 2-stage Clos switches; area efficient asynchronous SDM routers; asynchronous on-chip networks; asynchronous spatial division multiplexing routers; asynchronous virtual channel routers; high-radix central switches; virtual circuits; Delay; Optical switches; Pipelines; System-on-a-chip; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2012
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4577-2145-8
Type :
conf
DOI :
10.1109/DATE.2012.6176710
Filename :
6176710
Link To Document :
بازگشت